01 - Analyzes basic digital logic gates in term of their unique functionalities

# Analyzes basic digital logic gates in term of their unique functionalities.

### Basic Logic Gates

### **XOR**

Exclusive OR, if inputs are different to each other, this returns 1, else  $\theta$ 

### XOR gate using basic logic gates



• Truth table with 3 inputs

Here when you get 3 inputs (S1, S2,S3) the method you simply the inputs are as  $(S1 \times S2) \times S3$ 

The output of  $S1 \times S2$  is then xored with S3. All 3 aren't xored at the same time.

Truth table for three input XOR gate

| INPUTS |    |    |         | Final Output |
|--------|----|----|---------|--------------|
| S1     | S2 | S3 | S1 ⊕ S2 | S1 ⊕ S2 ⊕ S3 |
| 0      | 0  | 0  | 0       | 0            |
| 0      | 0  | 1  | 0       | 1            |
| 0      | 1  | 0  | 1       | 1            |
| 0      | 1  | 1  | 1       | 0            |
| 1      | 0  | 0  | 1       | 1            |
| 1      | 0  | 1  | 1       | 0            |
| 1      | 1  | 0  | 0       | 0            |
| 1      | 1  | 1  | 0       | 1            |

### **XNOR**

Complement for XOR



Truth table with 3 inputs

Tach capte atth o tibace

| II. | INPUTS |    |            |                 | Final Output    |
|-----|--------|----|------------|-----------------|-----------------|
| S1  | S2     | S3 | S1 ⊕<br>S2 | S1 ⊕ S2 ⊕<br>S3 | <u>S1⊕S2⊕S3</u> |
| 0   | 0      | 0  | 0          | 00              | 1               |
| 0   | 0      | 1  | 0          | 1               | 0               |
| U   | U      | 1  | U          | 1               | 0               |
| 0   | 1      | 0  | 1          | 1               | 0               |
| 0   | 1      | 1  | 1          | 0               | 1               |
| 1   | 0      | 0  | 1          | 1               | 0               |
| 1   | 0      | 1  | 1          | 0               | 1               |
| 1   | 1      | 0  | 0          | 0               | 1               |
| 1   | 1      | 1  | 0          | 1               | 0               |

### **Universal Gates**

There are 2 universal gates

- 1. NAND
- 2. NOR

These 2 gates can be used to create all the other gates

### **NAND**

### 1. Creating NOT from NAND

NOT(A.A) = NOT(A)



| Α | Α | NOT(A.A) | Α | NOT(A) |
|---|---|----------|---|--------|
| 1 | 1 | 0        | 1 | 0      |
| 0 | 0 | 1        | 0 | 1      |

### 2. Creating AND from NAND



| Α | В | NOT(A.B) | NOT( NOT(A.B) . NOT(A.B) ) | = | A.B |
|---|---|----------|----------------------------|---|-----|
| 1 | 0 | 1        | 0                          |   | 0   |
| 0 | 1 | 1        | 0                          |   | 0   |
| 1 | 1 | 0        | 1                          |   | 1   |
| 0 | 0 | 1        | 0                          |   | 0   |

### 3. Creating OR from NAND

NOT(NOT(A.A) . NOT(B.B)) = A+B



| Α | NOT(A) | В | NOT(B) | (NOT(A).NOT(B)) | = | A+B |
|---|--------|---|--------|-----------------|---|-----|
| 1 | 0      | 1 | 0      | 0               |   | 0   |
| 0 | 1      | 0 | 1      | 1               |   | 1   |
| 1 | 0      | 0 | 1      | 1               |   | 1   |
| 0 | 1      | 1 | 0      | 1               |   | 1   |

### **NOR**

### 1. Creating NOT from NOR $\,$

NOT(A+A) = NOT(A)



| Α | NOT(A+A) | = | NOT(A) |
|---|----------|---|--------|
| 1 | 0        |   | 0      |
| 0 | 1        |   | 1      |

### 2. Creating OR from NOR

NOT(NOT(A+B)+NOT(A+B)) = A+B



| Α | В | NOT(A+B) | NOT(NOT(A+B)+NOT(A+B)) | = | A+B |
|---|---|----------|------------------------|---|-----|
| 1 | 0 | 0        | 1                      |   | 1   |
| 0 | 1 | 0        | 1                      |   | 1   |
| 1 | 1 | 0        | 1                      |   | 1   |
| 0 | 0 | 1        | 0                      |   | 0   |

### 3. Creating AND from NOR $\,$

NOT(NOT(A) + NOT(B)) = A.B



| Α | В | NOT(A) | NOT(B) | NOT(NOT(A)+NOT(B)) | = | A.B |
|---|---|--------|--------|--------------------|---|-----|
| 1 | 0 | 0      | 1      | 0                  |   | 0   |
| 1 | 1 | 0      | 0      | 1                  |   | 1   |
| 0 | 0 | 1      | 1      | 0                  |   | 0   |
| 0 | 1 | 1      | 0      | 0                  |   | 0   |

### Summary

### 1. NAND

NOT = NAND

```
    NOT(A) = NOT(A.B)
    AND = NAND( NAND . NAND )
    (A.B) = NOT( NOT(A.B) . NOT(A.B) )
    OR = NAND( NAND . NAND )
     (A+B) = NOT( NOT(A.A) . NOT(B.B))

2. NOR
    NOT = NOR
     NOT(A) = NOT(A+B)
    OR = NOR( NOR + NOR )
     (A+B) = NOT( NOT(A+B) + NOT(A+B) )
    AND = NOR( NOR + NOR )
    (A.B) = NOT( NOT(A+A) + NOT(B+B) )
```

When building circuits in real life, the following elements should be considered

- 1. Cost
- 2. Power Consumption
- 3. Heat generation
- 4. Physical size
- 5. Inter-communication speed Between 2 ICs
- 6. Intra-communication speed Inside one IC

### Question:

1. When constructing logic circuits, why do industries prefer to use universal gates rather than using basic gates?

Using universal gates instead of basic gates allows circuit designers to simplify the design process by reducing the number of gate types needed. This reduces the complexity of the circuit, making it easier to design, test, and debug.

02 - Standard forms in Boolean expressions

# Standard forms in Boolean expressions

### Boolean algebra

Just like normal algebra, in boolean algebra as well we can do different operations. There are 3 different operators we can use in boolean algebra

- 1. bar (-) Not or negation (A)
- 2. dot ( ) Anda
- 3. plus (+) Or

Only these 3 basic operations are used with boolean algebra, if you want to make an operation like XOR we need to use these to make it. XOR like operations can't be applied directly.

### **Boolean Laws**

Frequently, a Boolean expression is not in its simplest form

```
2x + 6x
```

So we can simplify them to make them be in the simplest form

```
2x + 6x = 8x
```

Like we did with mathematical expression, we can simplify boolean expressions too. For that some laws should be used.

| Identity Name           | AND Form                                        | OR Form                            |
|-------------------------|-------------------------------------------------|------------------------------------|
| Identity Law            | 1x = x                                          | 0+x=x                              |
| Null (or Dominance) Law | 0x = 0                                          | 1+ <i>x</i> = 1                    |
| Idempotent Law          | XX = X                                          | X+X=X                              |
| Inverse Law             | $x\overline{x} = 0$                             | $x+\overline{x}=1$                 |
| Commutative Law         | xy = yx                                         | x+y=y+x                            |
| Associative Law         | (xy)z = x(yz)                                   | (x+y)+z=x+(y+z)                    |
| Distributive Law        | x+yz=(x+y)(x+z)                                 | x(y+z) = xy+xz                     |
| Absorption Law          | X(X+Y) = X                                      | x+xy=x                             |
| DeMorgan's Law          | $(\overline{xy}) = \overline{x} + \overline{y}$ | $(\overline{X+Y}) = \overline{XY}$ |
| Double Complement Law   | $\overline{\overline{x}} =$                     | X                                  |

Table is just to refer, not to study. Following laws should be studies.

### **Idempotent Law**

If same input is put into an operation, the simplified answer is the input itself.

$$A \cdot A = A$$
 $A + A = A$ 
 $A' \cdot A' = A'$ 
 $A' + A' = A'$ 

| A.A | =A | <br>Α+, |   |
|-----|----|---------|---|
| Α   | Α  | A.A     | Α |
| 0   | 0  | 0       | 0 |
| 1   | 1  | 1       | 1 |

| A+A=A |   |     |  |  |  |
|-------|---|-----|--|--|--|
| Α     | Α | A+A |  |  |  |
| 0     | 0 | 0   |  |  |  |
| 1     | 1 | 1   |  |  |  |
|       |   |     |  |  |  |

| 1 | $\overline{A}.\overline{A} = \overline{A}$ |   |   |     |  |  |
|---|--------------------------------------------|---|---|-----|--|--|
|   | Α                                          | Ā | A | Ā.A |  |  |
|   | 0                                          | 1 | 1 | 1   |  |  |
|   | 1                                          | 0 | 0 | 0   |  |  |

| A+A | = A |   |     |
|-----|-----|---|-----|
| Α   | A   | A | A+A |
| 0   | 1   | 1 | 1   |
| 1   | 0   | 0 | 0   |

Above highlighted columns are identical.

### **Identity Law**

| 1 | Α | 1.A =A | 1 | Α | 1+A=1 |
|---|---|--------|---|---|-------|
| 1 | 1 | 1      | 1 | 1 | 1     |
| 1 | 0 | 0      | 1 | 0 | 1     |
| 0 | Α | 0.A =0 | 0 | Α | 0+A=A |
| 0 | 1 | 0      | 0 | 1 | 1     |
| 0 | 0 | 0      | 0 | 0 | 0     |

| 1.A=A |   |     |  |  |  |
|-------|---|-----|--|--|--|
| 1     | Α | 1.A |  |  |  |
| 1     | 0 | 0   |  |  |  |
| 1     | 1 | 1   |  |  |  |

| 0+A= | 0+A=A |     |  |  |  |  |
|------|-------|-----|--|--|--|--|
| 0    | Α     | 0+A |  |  |  |  |
| 0    | 0     | 0   |  |  |  |  |
| 0    | 1     | 1   |  |  |  |  |

| 0.A = 0 |   |     |  |  |
|---------|---|-----|--|--|
| 0       | Α | 0.A |  |  |
| 0       | 0 | 0   |  |  |
| 0       | 1 | 0   |  |  |

| 1+A | = 1 |     |
|-----|-----|-----|
| 1   | Α   | 1+A |
| 1   | 1   | 1   |
| 1   | 0   | 1   |

Above highlighted columns are identical.

### Inverse/Complement Law

| Α | Α' | A.A'=0 | A+A'=1 |
|---|----|--------|--------|
| 1 | 0  | 0      | 1      |
| 0 | 1  | 0      | 1      |

### De Morgan's Law

Break the bar and change the operator

$$(A.B)' = A' + B'$$
  
 $(A+B)' = A' \cdot B'$ 

# Multiplicative form $\overline{AB} = \overline{A} + \overline{B}$

| AD | A.D = A + D |    |                 |                |                |                               |
|----|-------------|----|-----------------|----------------|----------------|-------------------------------|
| Α  | В           | AB | $\overline{AB}$ | $\overline{A}$ | $\overline{B}$ | $\overline{A} + \overline{B}$ |
| 0  | 0           | 0  | 1               | 1              | 1              | 1                             |
| 0  | 1           | 0  | 1               | 1              | 0              | 1                             |
| 1  | 0           | 0  | 1               | 0              | 1              | 1                             |
| 1  | 1           | 1  | 0               | 0              | 0              | 0                             |

### Additive form

| A+B=A.B |   |     |                  |                |                |                 |
|---------|---|-----|------------------|----------------|----------------|-----------------|
| Α       | В | A+B | $\overline{A+B}$ | $\overline{A}$ | $\overline{B}$ | $\overline{AB}$ |
| 0       | 0 | 0   | 1                | 1              | 1              | 1               |
| 0       | 1 | 1   | 0                | 1              | 0              | 0               |
| 1       | 0 | 1   | 0                | 0              | 1              | 0               |
| 1       | 1 | 1   | 0                | 0              | 0              | 0               |

### Double Complement Law

| Α | Α' | Α'' |
|---|----|-----|
| 1 | 0  | 1   |

| Α | Α' | A'' |
|---|----|-----|
| 0 | 1  | 0   |

$$A = \overline{A}$$

| Α | $\overline{A}$ | =<br>A |
|---|----------------|--------|
| 0 | 1              | 0      |
| 0 | 1              | 0      |

### Commutative Law

$$A.B = B.A$$
  
 $A + B = B + A$ 

### Multiplicative form

$$AB = BA$$

| Α | В | AB | BA |
|---|---|----|----|
| 0 | 0 | 0  | 0  |
| 0 | 1 | 0  | 0  |
| 1 | 0 | 0  | 0  |
| 1 | 1 | 1  | 1  |

Additive form

$$A + B = B + A$$

| Α | В | A+B | B+A |
|---|---|-----|-----|
| 0 | 0 | 0   | 0   |
| 0 | 1 | 1   | 1   |
| 1 | 0 | 1   | 1   |
| 1 | 1 | 1   | 1   |

Above highlighted columns are identical.

### **Associative Law**

$$A (B.C) = (A.B).C = (A.B.C)$$

### Multiplicative form

$$A (BC) = (AB) C$$

| Α | В | С | BC | AB | A(BC) | (AB)C |
|---|---|---|----|----|-------|-------|
| 0 | 0 | 0 | 0  | 0  | 0     | 0     |
| 0 | 0 | 1 | 0  | 0  | 0     | 0     |
| 0 | 1 | 0 | 0  | 0  | 0     | 0     |
| 0 | 1 | 1 | 1  | 0  | 0     | 0     |
| 1 | 0 | 0 | 0  | 0  | 0     | 0     |
| 1 | 0 | 1 | 0  | 0  | 0     | 0     |
| 1 | 1 | 0 | 0  | 1  | 0     | 0     |
| 1 | 1 | 1 | 1  | 1  | 1     | 1     |

$$A + (B+C) = (A+B) + C = (A+B+C)$$

Additive form.

$$A + (B + C) = (A + B) + C$$

| Α | В | С | B+C | A+B | A+(B+C) | (A+B)+C |
|---|---|---|-----|-----|---------|---------|
| 0 | 0 | 0 | 0   | 0   | 0       | 0       |
| 0 | 0 | 1 | 1   | 0   | 1       | 1       |
| 0 | 1 | 0 | 1   | 1   | 1       | 1       |
| 0 | 1 | 1 | 1   | 1   | 1       | 1       |
| 1 | 0 | 0 | 0   | 1   | 1       | 1       |
| 1 | 0 | 1 | 1   | 1   | 1       | 1       |
| 1 | 1 | 0 | 1   | 1   | 1       | 1       |
| 1 | 1 | 1 | 1   | 1   | 1       | 1       |

### Distributive Law

A (B+C) = AB + AC --> like bracket opening

$$A (B+C) = AB+AC$$

| Α | В | С | B+C | AB | AC | A (B+C) | AB+AC |
|---|---|---|-----|----|----|---------|-------|
| 0 | 0 | 0 | 0   | 0  | 0  | 0       | 0     |
| 0 | 0 | 1 | 1   | 0  | 0  | 0       | 0     |
| 0 | 1 | 0 | 1   | 0  | 0  | 0       | 0     |
| 0 | 1 | 1 | 1   | 0  | 0  | 0       | 0     |
| 1 | 0 | 0 | 0   | 0  | 0  | 0       | 0     |
| 1 | 0 | 1 | 1   | 0  | 1  | 1       | 1     |
| 1 | 1 | 0 | 1   | 1  | 0  | 1       | 1     |
| 1 | 1 | 1 | 1   | 1  | 1  | 1       | 1     |

### Redundancy Law/ Absorption Law

| Α | В | AB | A+AB=A |
|---|---|----|--------|
| 1 | 1 | 1  | 1      |
| 0 | 0 | 0  | 0      |
| 1 | 0 | 0  | 1      |
| 0 | 1 | 0  | 0      |

Form 1

A + AB = A

| Α | В | AB | A+AB |
|---|---|----|------|
| 0 | 0 | 0  | 0    |
| 0 | 1 | 0  | 0    |
| 1 | 0 | 0  | 1    |
| 1 | 1 | 1  | 1    |

| Α | В | A' | A'B | A+A'B | A+B |
|---|---|----|-----|-------|-----|
| 1 | 0 | 0  | 0   | 1     | 1   |
| 0 | 1 | 1  | 1   | 1     | 1   |
| 1 | 1 | 0  | 0   | 1     | 1   |
| 0 | 0 | 1  | 0   | 0     | 0   |

Form 2

$$A + \overline{AB} = A + B$$

| Α | В | A' | A'B | A+A'B | A+B |
|---|---|----|-----|-------|-----|
| 0 | 0 | 1  | 0   | 0     | 0   |
| 0 | 1 | 1  | 1   | 1     | 1   |
| 1 | 0 | 0  | 0   | 1     | 1   |
| 1 | 1 | 0  | 0   | 1     | 1   |

Also,

$$A' + AB = A' + B$$

Also,

$$AB' + ABC = A(B' + BC) = A(B' + C) = AB' + AC$$

 $\ensuremath{\text{03}}$  - Simplifies logic expressions using law of Boolean algebra and Karnaugh map

Simplifies logic expressions using law of Boolean algebra and Karnaugh map

There exist two standard forms of Boolean expressions

- 1. SOP Sum of Product AB + BC
- 2. POS Product of Sum (A+B).(B+C)

### SOP - Sum of products ((x,y)+(x,y))

Two or more product terms are summed by Boolean summation.

When a truth table is made, if the output is 1 (also known as min terms) those terms are taken as products are added together

### A + B = Z

| Α | В | Z |
|---|---|---|
| 0 | 0 | 0 |
| 1 | 0 | 0 |
| 0 | 1 | 1 |
| 1 | 1 | 1 |

Here 3rd and 4th entries have the output 1, so these are taken for the SOP expression. When writing the expressions, 0 values should be turned to 1 used a bar  $( \ )$ 

$$x = (A'B) + (AB)$$

### POS - Product of sums ((x+y).(x+y))

When a truth table is made, if the output is 0 (also known as max terms) those terms are taken as sums and multiplied together

In the above table, 1s and 2nd entries have the output 0, so these are taken for the POS expression. When writing the expressions, 1 values should be turned to 0 used a bar  $( \ \ )$ 

```
x = (A + B).(A' + B)
```

### Standardizing a boolean expression

In a standard boolean expression, all the terms in the expression should have all the variables

### SOP standardizing with inverse law (A' + A)

```
A + BC --> not standard

ABc + AB'C + A'BC' --> standars
```

What we do is that for the missing variable (I.e  $\square$ ), we use the inverse law and get  $\square$  +  $\square$  which results in 1 (cuz 1(ABC) = ABC so makes no difference)

$$A\overline{B}C + \overline{A}\overline{B} + AB\overline{C}D$$

$$A\overline{B}C = A\overline{B}C(D + \overline{D}) = A\overline{B}CD + A\overline{B}C\overline{D}$$

$$\overline{AB} = \overline{AB}(C + \overline{C}) = \overline{AB}C + \overline{AB}\overline{C}$$

$$\overline{AB}C(D + \overline{D}) + \overline{AB}\overline{C}(D + \overline{D}) = \overline{AB}CD + \overline{AB}CD + \overline{AB}CD + \overline{AB}CD + \overline{AB}CD$$

$$A\overline{B}C + \overline{A}\overline{B} + AB\overline{C}D = A\overline{B}CD + A\overline{B}C\overline{D} + \overline{AB}CD + \overline{AB}C\overline{D} + \overline{AB}CD + \overline{AB}CD$$

Same method is done to all the terms until all variables are in all terms

This is done for some reasons

- It's easy to use a standardized expression to use the karnough map method
- When constructing truth tables its important to have the expression in standard format

### POS standardizing with inverse law (A'A)

Similar to SOP standardization, here we do the same. But instead of D' + D we use D'D to get the variable to the terms

$$(A + \overline{B} + C)(\overline{B} + C + \overline{D})(A + \overline{B} + \overline{C} + D)$$

$$A + \overline{B} + C = A + \overline{B} + C + \overline{D} = (A + \overline{B} + C + D)(A + \overline{B} + C + \overline{D})$$

$$\overline{B} + C + \overline{D} = \overline{B} + C + \overline{D} + A\overline{A} = (A + \overline{B} + C + \overline{D})(\overline{A} + \overline{B} + C + \overline{D})$$

$$(A + \overline{B} + C)(\overline{B} + C + \overline{D})(A + \overline{B} + \overline{C} + D) = (A + \overline{B} + C + D)(A + \overline{B} + C + \overline{D})(A + \overline{B} + C + \overline{D})(A + \overline{B} + C + D)(A + \overline{B} + C + D)$$

# Simplifies logic expressions using Karnaugh map

# Cell = 2<sup>n</sup> where n is a number of variables



Let's take a 2 bit example

- 1. Find the no of cells (2\*\*2 = 4)
- 2. Add the gray code to the table cols and rows (here only in cols since 4 cols )

```
This is the gray code you need to remember

00
01
11
```

Here a 0 is an input with bar ( ) since the input is in the format of AB in hte left up cell, OO means A'B', OI means A'B



3. Then we cross-reference the terms we see in our SOP expression, I.e

A'B'C we put a 1 (since its a SOP expression and it's made my min terms)
in the cell under A'B' and C which is the 2nd row in 1st col

We put zeros to the remaining cells



4. Then we group the cells with of 1 with multiples of 2 or 1(1,2,4,8). There are some rules when grouping them

### Rules of K- map simplification

- No zeros allowed.
- 2. No diagonals.
- Only power of 2 number of cells in each group.
- Groups should be as large as possible.
- Every "one" must be in at least one group.
- Overlapping allowed.
- 7. Wrap around allowed.
- 8. Fewest number of groups possible.







5. Once we have the table filled up and grouped, we need to look for non-changing variables through the cols and rows to the group. I.e 3rd col has two 1s.



And the AB value of the 3rd col in same to the 1 in the first row and the 2nd row. So that means it doesn't change. So we pick AB And then we go for the row, looking at the 1st row it's a C and in the 2ns row it's a C So we can't pick that



In the 1st and the 4th col the value of A changes. Because in the 1st col its A but its the 4th col its A But B is same in both. So we pick B



Then we look for the row, in the 2nd row it's ©. And since both the 1s are in the 2nd row, the © value doesn't change for them. So we pick © too

Now in the end we get our picked values and form the expression. Since this was a SOP, we separate these with a  $\mathbin{\Vdash}$ 

z = AB + B'C

- With SOP, we grouped the cells with 1. So when it comes to getting POS,
   we just group the cells with 0 All the other steps are the same
- In a given question, normally when we fill the map, usually we use the SOP

04 - How combinational logic circuits are used in CPU and sequential circuits in physical memory

# How combinational logic circuits are used in CPU and sequential circuits in physical memory

Major building blocks of CPU

- Half Adder
- Full Adder

An adder is a digital circuit that performs addition of numbers.

### Half Adder

This adder is used to add 2 single bits.

When we add such 1 bit 2 numbers together, it can be shown as below.

$$0+0 = 00$$

$$0+1 = 01$$

$$1+0 = 01$$

$$1+1 = 10$$

Since at the last one we have a carry bit of 1 (10) we write all the other answers as 2 bit numbers.

Here the output '1'of '10' becomes the carry-out. The result is shown in a truth-table below. 'SUM' is the normal output and 'CARRY' is the carry-out.

We can represent this addition in a logic circuit using  $\overline{\mbox{AND}}$  gate and  $\overline{\mbox{XOR}}$  gate like below



| X | Y | Carry | Sum |
|---|---|-------|-----|
| 0 | 0 | 0     | 0   |
| 0 | 1 | 0     | 1   |
| 1 | 0 | 0     | 1   |
| 1 | 1 | 1     | 0   |

Here, when we give the inputs for x and y as in the truth table, we get 2 outputs as Carry and Sum. In combination, these two provide the answer of the addition we did.

This circuit is also represented as this



This is called the half adder.

If we wanted to increase the number of numbers, we have to increase the number of half adders we use. I.e

• 2 numbers --> 1 half adder

```
0 + 0 = 00
0 + 1 = 01
```

• 3 numbers --> 2 half adders = Full adder

```
0 + 0 + 0 = 0
0 + 1 + 1 = 10
```

and if we increase the number of bits, a Full adder is added for every increasing bit.

• 2 bit 2 numbers --> 2 Full Adders

```
01 + 01 = 010
11 + 01 = 100
```

• 3 bit 2 numbers --> 2 Full Adders

```
000 + 001 = 0001
010 + 100 = 0110
```

### Full Adder

This Adder is made by using 2 half adders.

| Half Adder     | Full Adder     |
|----------------|----------------|
| have 2 inputs  | have 3 inputs  |
| have 2 outputs | have 2 outputs |



| X | Y | Carry In | Carry Out | Sum |
|---|---|----------|-----------|-----|
| 0 | 0 | 0        | 0         | 0   |
| 0 | 0 | 1        | 0         | 1   |
| 0 | 1 | 0        | 0         | 1   |
| 0 | 1 | 1        | 1         | 0   |
| 1 | 0 | 0        | 0         | 1   |
| 1 | 0 | 1        | 1         | 0   |
| 1 | 1 | 0        | 1         | 0   |
| 1 | 1 | 1        | 1         | 1   |

With 2 half adders an additional OR gate is added.



1 and 2 -> 2 half adders
3 -> additional OR gate

### 2-bit Word Adder



### Flip Flops

https://www.youtube.com/watch?v=Hi7rK0hZnfc

Flip Flops are logic gates too. Here we can create memory with them. Flip flops can also be considered as the **most basic idea of a Random-Access**Memory

These flip flops are made by coupling either 2 NAND gates or NOR gates





When set or reset is 1, Q changes

# SR Flip-Flop (Active-Low) SET GND | RESET

When set or reset is 0, Q changes

Here, one thing is different, here the output of one gate is used as an input to the other gate.



the  $\mathbb Q$  output is used as an input for the  $\mathbb F$  (S NOR  $\mathbb Q = \mathbb F$ ) output. The same goes for the  $\mathbb F$  output. (therefore called sequential circuits)

Because of this behavior one problem occurs. Which is when you try to get the output of one gate, you can't accurately say the value of the other input (which is the output of the other gate). So we get all the possible values which are 0 and 1 and get the output.

| S | R | Q, | $Q_{t+1}$ | State     |
|---|---|----|-----------|-----------|
| 0 | 0 | 0  | 0         | TT - 1 1  |
| 0 | 0 | 1  | 1         | Unchanged |
| 0 | 1 | 0  | 0         | Reset     |
| 0 | 1 | 1  | 0         |           |
| 1 | 0 | 0  | 1         | Set       |
| 1 | 0 | 1  | 1         |           |
| 1 | 1 | 0  | -         | Unstable  |
| 1 | 1 | 1  | -         |           |

| S | R | State     |
|---|---|-----------|
| 0 | 0 | Unchanged |
| 0 | 1 | Reset     |
| 1 | 0 | Set       |
| 1 | 1 | Unstable  |

Here, since we can't say the accurate value of  $\mathbb Q$  to get as an input, we consider both possible values as 2 scenarios.

Once that's considered, after it goes through the 2nd cycle, if the original value of Q doesn't change and stays the same, we call that State as Unchanged

IF (S.R) = (0.0) output would remain unchanged

| S | R | Q. | $Q_{t+1}$ | State     |
|---|---|----|-----------|-----------|
| 0 | 0 | 0  | 0         | Unchanged |
| 0 | 0 | 1  | 1         |           |

when Q = 0



• when Q = 1



Here the value we considered stays the same. So the state is Unchanged In the next stage it's reset.

If (S,R) = (0,1), no matter the 1st output, the next output would be 0

| 0 | 1 | 0 | 0 | Posst |
|---|---|---|---|-------|
| 0 | 1 | 1 | 0 | Vezer |



In the first instance, we consider Q as  $\theta$ . So is the 2nd instance



In the first instance, we consider Q as 1. But in the 2nd instance it becomes  $\theta$ 

The 3rd stage is reset, this means regardless what the output is in the first time, the last output is going to be 1.

| 1 | 0 | 0 | 1 | Cat |
|---|---|---|---|-----|
| 1 | 0 | 1 | 1 | Set |

There are 2 types of logic gates

- 1. Combinational circuits
- 2. Sequential circuits

### Combinational circuit

A combinational circuit is a circuit in which the output depends on the current input. I.e Encoders, Decoders

- In combinational circuits, the output depends on the levels present at inputs
- A combinational circuit can have an n number of inputs and m number of outputs.
- The previous state of input does not have any effect on the present state of the circuit.
- The combinational circuit do not use any memory.

### Sequential circuit

A sequential circuit is a logical circuit, where the output depends on the present value of the input signal as well as the sequence of past inputs I.e Flip Flops

- Based on a concept called feedback
- Output depends not only on the current inputs but also on the previous inputs
- Used for storage (SRAM) and timing
- Generalization of Flip-flops

| Combinational                        | Sequential                                             |
|--------------------------------------|--------------------------------------------------------|
| Output depends on the present inputs | Output depends on the present input and the past state |
| No memory                            | Pocesses memory                                        |